Research Article

Semidigital PLL Design for Low-Cost Low-Power Clock Generation

Figure 5

(a) PFD/CP based, (b) PFD/LA based, and (c) AAFC based.
235843.fig.005a
(a)
235843.fig.005b
(b)
235843.fig.005c
(c)