Research Article

Low-Jitter 0.1-to-5.8 GHz Clock Synthesizer for Area-Efficient Per-Port Integration

Figure 1

Block diagram of clock synthesizer unit (CSU).
364982.fig.001