Research Article

Reconfigurable CPLAG and Modified PFAL Adiabatic Logic Circuits

Figure 22

Input signal power requirement with respect to .