Table of Contents Author Guidelines Submit a Manuscript
Complexity
Volume 2017, Article ID 7863095, 15 pages
https://doi.org/10.1155/2017/7863095
Research Article

CMOS Realization of All-Positive Pinched Hysteresis Loops

1Department of Electrical and Computer Engineering, University of Calgary, Calgary, AB, Canada T2N 1N4
2Department of Electrical and Computer Engineering, University of Sharjah, Sharjah, UAE
3Nanoelectronics Integrated Systems Center (NISC), Nile University, Giza 12588, Egypt
4Physics Department, Electronics Laboratory, University of Patras, Rio, 26504 Patras, Greece

Correspondence should be addressed to B. J. Maundy; ac.yraglacu@ydnuamb

Received 21 March 2017; Accepted 20 June 2017; Published 6 August 2017

Academic Editor: Jesus M. Munoz-Pacheco

Copyright © 2017 B. J. Maundy et al. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

How to Cite this Article

B. J. Maundy, A. S. Elwakil, and C. Psychalinos, “CMOS Realization of All-Positive Pinched Hysteresis Loops,” Complexity, vol. 2017, Article ID 7863095, 15 pages, 2017. https://doi.org/10.1155/2017/7863095.