Research Article

3D Network-on-Chip Architectures Using Homogeneous Meshes and Heterogeneous Floorplans

Figure 17

Latency comparison for 2D and 2-layer implementations of apte.
603059.fig.0017