Table of Contents Author Guidelines Submit a Manuscript
Journal of Engineering
Volume 2013 (2013), Article ID 646214, 11 pages
http://dx.doi.org/10.1155/2013/646214
Research Article

Static Switching Dynamic Buffer Circuit

Department of Electronics and Communication, MNNIT, Allahabad 211004, India

Received 20 October 2012; Revised 18 February 2013; Accepted 19 February 2013

Academic Editor: Jiun-Wei Horng

Copyright © 2013 A. K. Pandey et al. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Linked References

  1. K. J. Nowka and T. Galambos, “Circuit design techniques for a gigahertz integer microprocessor,” in Proceedings of the IEEE International Conference on Computer Design, pp. 11–16, October 1998. View at Scopus
  2. W. Hwang, R. V. Joshi, and W. H. Henkels, “A 500-MHz, 32-word x 64-bit, eight-port self-resetting CMOS register file,” IEEE Journal of Solid-State Circuits, vol. 34, no. 1, pp. 56–67, 1999. View at Google Scholar · View at Scopus
  3. S. Wairya, R. K. Nagaria, and S. Tiwari, “Performance analysis of high speed hybrid CMOS full adder circuits for low voltage VLSI design,” VLSI Design, vol. 2012, Article ID 173079, 18 pages, 2012. View at Publisher · View at Google Scholar
  4. S. Wairya, R. K. Nagaria, and S. Tiwari, “Comparative performance analysis of XOR-XNOR function based high speed CMOS full adder circuits for low voltage VLSI design,” International Journal of VLSI Design & Communication Systems, vol. 3, no. 2, pp. 221–242, 2012. View at Google Scholar
  5. R. H. Krambeck, C. M. Lee, and H. Law, “High-speed compact circuits with CMOS,” IEEE Transactions on Journal of Solid Stae Circuits, vol. 17, no. 3, pp. 614–619, 1982. View at Google Scholar
  6. T. Thorp, D. Liu, and P. Trivedi, “Analysis of blocking dynamic circuits,” IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 11, no. 4, pp. 744–749, 2003. View at Publisher · View at Google Scholar · View at Scopus
  7. A. K. Pandey, R. A. Mishra, and R. K. Nagaria, “Low power dynamic buffer circuits,” International Journal of VLSI Deisgn & Communication Systems, vol. 3, no. 5, pp. 53–65, 2012. View at Google Scholar
  8. C. J. Akl and M. A. Bayoumi, “Single-phase SP-domino: a limited-switching dynamic circuit technique for low-power wide fan-in logic gates,” IEEE Transactions on Circuits and Systems II, vol. 55, no. 2, pp. 141–145, 2008. View at Publisher · View at Google Scholar · View at Scopus
  9. R. Singh, G. Moon, M. Kim, J. Park, W. Y. Shin, and S. Kim, “Static-switching pulse domino: a switching-aware design technique for wide fan-in dynamic multiplexers,” Integration, the VLSI Journal, vol. 45, pp. 253–262, 2012. View at Google Scholar
  10. F. Tang and A. Bermak, “Low power TSPC-based domino logic circuit design with 2/3 clock load,” Transactions on Energy Procedia, no. 14, pp. 1168–1174, 2012. View at Google Scholar
  11. Y. J. Ren, I. Karlsson, and C. Svensson, “A true single-phase clock dynamic CMOS circuit technique,” IEEE Transactions on Solid-State Circuits, vol. 22, no. 5, pp. 899–901, 1987. View at Google Scholar · View at Scopus
  12. S. Jayakumaran, C. N. Hung, J. N. Kevin, K. Robert, and B. Brown, “Controlled-load limited switch dynamic logic circuit,” in Proceedings of the IEEE Conference on Computer Society, pp. 1–6, 2005.
  13. T. Fang, B. Amine, and G. Zhouye, “Low power dynamic logic circuit design using a pseudo dynamic buffer,” Integration, the VLSI Journal, vol. 45, pp. 395–404, 2012. View at Google Scholar
  14. Berkeley Predictive Technology Model (BPTM), http://ptm.asu.edu/.