Table of Contents Author Guidelines Submit a Manuscript
Journal of Nanotechnology
Volume 2017, Article ID 4575013, 9 pages
https://doi.org/10.1155/2017/4575013
Research Article

Comparative Analysis of 6T, 7T, 8T, 9T, and 10T Realistic CNTFET Based SRAM

1Department of Computer Science and Engineering, Oakland University, Rochester, MI, USA
2Department of Computer Science, University of Tabuk, Tabuk, Saudi Arabia

Correspondence should be addressed to Shital Joshi; moc.liamg@48latihs.j

Received 4 January 2017; Accepted 16 February 2017; Published 15 March 2017

Academic Editor: Hongmei Luo

Copyright © 2017 Shital Joshi and Umar Alabawi. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Linked References

  1. S. Joshi, S. Mohanty, and E. Kougianos, “Simscape based ultra-fast design exploration of graphene based nanoelectronic systems,” in Proceedings of the 14th IEEE Computer Society Annual Symposium on VLSI (ISVLSI '15), vol. 9060, pp. 292–296, July 2015.
  2. S. Joshi, “Simscape based ultra-fast IC design exploration: Graphene-Nanoelectronic Circuits Case Studies,” Springer Analog Integrated Circuits and Signal Processing Journal, vol. 87, no. 3, pp. 407–420, 2016. View at Google Scholar
  3. E. Kougianos, S. Joshi, and S. P. Mohanty, “Multi-swarm optimization of a graphene FET based voltage controlled oscillator circuit,” in Proceedings of the IEEE Computer Society Annual Symposium on VLSI (ISVLSI '15), pp. 567–572, Montpellier, France, July 2015. View at Publisher · View at Google Scholar · View at Scopus
  4. S. Rajendra Prasad, B. K. Madhavi, and K. Lal Kishore, “Design of a 32nm 7T SRAM Cell based on CNTFET for low power operation,” in Proceedings of the International Conference on Devices, Circuits and Systems (ICDCS '12), March 2012. View at Publisher · View at Google Scholar · View at Scopus
  5. S. R. Prasad, B. K. Madhavi, and K. Lal Kishore, “Design of a 32nm 7T SRAM Cell based on CNTFET for low power operation,” in Proceedings of the International Conference on Devices, Circuits and Systems (ICDCS '12), pp. 443–446, March 2012. View at Publisher · View at Google Scholar · View at Scopus
  6. S. Lin, Y.-B. Kim, F. Lombardi, and Y. J. Lee, “A new SRAM cell design using CNTFETs,” in Proceedings of the International SoC Design Conference (ISOCC '08), vol. 1, pp. 168–171, November 2008. View at Publisher · View at Google Scholar · View at Scopus
  7. A. K. Kureshi and M. Hasan, “Performance comparison of CNFET- and CMOS-based 6T SRAM cell in deep submicron,” Microelectronics Journal, vol. 40, no. 6, pp. 979–982, 2009. View at Publisher · View at Google Scholar · View at Scopus
  8. N. S. Bhat, “Design and modelling of different SRAM'S based on CNTFET 32NM technology,” International Journal of VLSI Design & Communication Systems, vol. 3, no. 1, pp. 69–83, 2012. View at Publisher · View at Google Scholar
  9. B. Ebrahimi and A. Afzali-Kusha, “Realistic CNFET based SRAM cell design for better write stability,” in Proceedings of the 10th International Symposium on Quality of Electronic Design (ISQED '09), pp. 14–18, San Jose, Calif, USA, 2009.
  10. S. Joshi, S. P. Mohanty, E. Kougianos, and V. P. Yanambaka, “Graphene nanoribbon field effect transistor based ultra-low energy SRAM design,” in Proceedings of the IEEE International Symposium on Nanoelectronic and Information Systems (iNIS '16), pp. 76–79, Gwalior, India, December 2016. View at Publisher · View at Google Scholar
  11. Z. Zhang, J. G. Delgado-Frias, and J. Nyathi, “CNTFET SRAM cell design with tolerance to metallic CNTs,” in Proceedings of the 53rd IEEE International Midwest Symposium on Circuits and Systems (MWSCAS '10), pp. 1105–1108, Seattle, Wash, USA, August 2010. View at Publisher · View at Google Scholar · View at Scopus
  12. L. Sun, J. Mathew, R. A. Shafik, D. K. Pradhan, and Z. Li, “A low power and robust carbon nanotube 6T SRAM design with metallic tolerance,” in Proceedings of the 17th Design, Automation and Test in Europe (DATE '14), March 2014. View at Publisher · View at Google Scholar · View at Scopus
  13. B. C. Paul, S. Fujita, M. Okajima, T. H. Lee, H.-S. P. Wong, and Y. Nishi, “Impact of a process variation on nanowire and nanotube device performance,” IEEE Transactions on Electron Devices, vol. 54, no. 9, pp. 2369–2376, 2007. View at Publisher · View at Google Scholar · View at Scopus
  14. K. J. Kuhn, “Reducing variation in advanced logic technologies: approaches to process and design for manufacturability of nanoscale CMOS,” in Proceedings of the IEEE International Electron Devices Meeting (IEDM '07), pp. 471–474, Washington, DC, USA, December 2007. View at Publisher · View at Google Scholar · View at Scopus
  15. http://nano.stanford.edu/models.php.
  16. J. Deng and H.-S. P. Wong, “A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application—part I: model of the intrinsic channel region,” IEEE Transactions on Electron Devices, vol. 54, no. 12, pp. 3186–3194, 2007. View at Publisher · View at Google Scholar · View at Scopus
  17. Z. Wang, M. Karpovsky, and A. Joshi, “Influence of metallic tubes on the reliability of CNTFET SRAMs: error mechanisms and countermeasures,” in Proceedings of the 21st Great Lakes Symposium on VLSI (GLSVLSI '11), pp. 359–362, Lausanne, Switzerland, May 2011. View at Publisher · View at Google Scholar · View at Scopus
  18. Y. Li, D. Mann, M. Rolandi et al., “Preferential growth of semiconducting single-walled carbon nanotubes by a plasma enhanced CVD method,” Nano Letters, vol. 4, no. 2, pp. 317–321, 2004. View at Publisher · View at Google Scholar · View at Scopus