Table of Contents Author Guidelines Submit a Manuscript
VLSI Design
Volume 2016, Article ID 8093614, 16 pages
Research Article

A Cache System Design for CMPs with Built-In Coherence Verification

1Department of Computer Science and Engineering, National Institute of Technology Durgapur, West Bengal 713209, India
2Department of Computer Science and Technology, Indian Institute of Engineering Science and Technology Shibpur, West Bengal 711103, India

Received 22 December 2015; Revised 19 May 2016; Accepted 24 May 2016

Academic Editor: A. Postula

Copyright © 2016 Mamata Dalui and Biplab K. Sikdar. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Citations to this Article [1 citation]

The following is the list of published articles that have cited the current article.

  • Bidesh Chakraborty, Mamata Dalui, and Biplab K. Sikdar, “Design of a Reliable Cache System for Heterogeneous CMPs,” Journal of Circuits, Systems and Computers, pp. 1850219, 2018. View at Publisher · View at Google Scholar