Research Article

Wirelength Minimization in Partitioning and Floorplanning Using Evolutionary Algorithms

Table 1

Delay comparison of MA with GA for ISCAS89 benchmark.

CircuitGAMA
Delay(ps) 𝑇 (s)Best (s)Delay (ps) 𝑇 (s)Best (s)

S1196396375373301184134
S1238475397365408187160
S149461412281040585616427
S2091302943222561616
S33305712096207453347994
S53785872687268659010781100