Research Article

Reconfigurable CPLAG and Modified PFAL Adiabatic Logic Circuits

Table 3

Power utilization for Or/Nor.

NOR CKT. IMP.Pavg_Vpuls (W)

PFAL13.46 µ

ECRL7.007 µ

RCPLAG2.5 µ