Research Article

Reconfigurable CPLAG and Modified PFAL Adiabatic Logic Circuits

Table 4

Power utilization for DFF.

AND CKT. IMP.Pavg_Vpuls (W)

PFAL74.7 µ

ECRL59.1 µ

RCPLAG39.8 µ