Research Article

FPGA-Based Channel Coding Architectures for 5G Wireless Using High-Level Synthesis

Table 5

Block shift matrix showing the right-shift values for the valid blocks to be processed.

Layers Blocks

575011507910−1
328055700−1
302437561400−1
62535333500−1
402066222800−1
084250800−1
6979795652000
653857722700−1
641452303200−1
4570077900−1
25657351200−1
24616027511610