Research Article

FPGA-Based Channel Coding Architectures for 5G Wireless Using High-Level Synthesis

Table 8

Performance and resource utilization comparison, after mapping onto the FPGA, for versions with varying number of cores of the QC-LDPC decoder implemented on the NI USRP-2953R containing the Xilinx Kintex-7 (410t) FPGA.

Cores 12456

Throughput (Mb/s)420830165020602476
Clock rate (MHz)200200200200200
Time to VHDL (min)2.082.082.082.022.04
Total compile (min)3660104132145
Total slice (%)2844778597
LUT (%)1828516273
FF (%)1016283339
DSP (%)511212632
BRAM (%)1118313844