Research Article

A Workload-Adaptive and Reconfigurable Bus Architecture for Multicore Processors

Figure 5

Detailed model of a shared-bus interconnect for CMPs.
205852.fig.005