Journals
Publish with us
Publishing partnerships
About us
Blog
International Journal of Reconfigurable Computing
Journal overview
For authors
For reviewers
For editors
Table of Contents
Special Issues
International Journal of Reconfigurable Computing
/
2010
/
Article
/
Tab 1
/
Research Article
A Workload-Adaptive and Reconfigurable Bus Architecture for Multicore Processors
Table 1
Node parameters.
Node
Number of Cores
Core Frequency
Bus Frequency
90 nm
4
2 GHz
1 GHz
65 nm
8
3 GHz
1.5 GHz
45 nm
16
4 GHz
2 GHz
32 nm
32
6 GHz
3 GHz