Research Article

3D Network-on-Chip Architectures Using Homogeneous Meshes and Heterogeneous Floorplans

Figure 28

Latency for 2-layer and 3-layer implementations of ami49.
603059.fig.0028