Research Article

Exploration of Heterogeneous FPGA Architectures

Table 1

DSP benchmarks set I.

Circuit nameInputsOutputsCLBs (LUT4)Mult ( )Slansky ( )Sff (8)Sub ( )Smux (32 : 16)

ADAC 18 16 4721
DCU 35 16 34 1 1 422
FIR 9 16 32 4 3 4
FFT 48 64 94 4 36