Research Article

An Optimization-Based Reconfigurable Design for a 6-Bit 11-MHz Parallel Pipeline ADC with Double-Sampling S&H

Figure 14

Comparator in the flash subADC.
786205.fig.0014