Research Article

An Optimization-Based Reconfigurable Design for a 6-Bit 11-MHz Parallel Pipeline ADC with Double-Sampling S&H

Figure 17

S&H operation.
786205.fig.0017a
(a)
786205.fig.0017b
(b)