Research Article

Architecture and Application-Aware Management of Complexity of Mapping Multiplication to FPGA DSP Blocks in High Level Synthesis

Table 11

Result comparison between Vivado-HLS and proposed approach for 7-tap FIR filter.

DesignVivado-HLSProposed approach
CLK period required (ns)CLK period achieved (ns)DSP48CLK period achieved (ns)DSP48

7-tap FIR filter35.81992.4137
45.8379
56.0839
65.9029