Research Article

Semidigital PLL Design for Low-Cost Low-Power Clock Generation

Figure 8

SDPLL block diagram.
235843.fig.008