VLSI Design

VLSI Design / 1994 / Article
Special Issue

Digital Hardware Testing

View this Special Issue

Open Access

Volume 1 |Article ID 031646 | https://doi.org/10.1155/1994/31646

Ben Mathew, Daniel G. Saab, "Partial Reset: An Alternative DFT Approach", VLSI Design, vol. 1, Article ID 031646, 13 pages, 1994. https://doi.org/10.1155/1994/31646

Partial Reset: An Alternative DFT Approach


Design for testability (DFT) techniques reduce testing costs at the price of extra hardware. Among the many DFT techniques that have been proposed for this task are full scan, partial scan and hardware reset. In this paper we explore a relatively new DFT method, called partial reset. Reset lines are added to only a subset of the flip-flops and obtain reasonably high coverage. This approach has lower overhead in terms of test application time and hardware area when compared to previous ones. Further enhancement of the controllability is obtained by using multiple reset lines. The configuration of these multiple reset lines is described. This technique has been evaluated on the 1989 ISCAS sequential benchmark circuits and obtained favorable results.

Copyright © 1994 Hindawi Publishing Corporation. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

More related articles

 PDF Download Citation Citation
 Order printed copiesOrder